| 18ECPE805                                      | SYSTEM ON CHIP DESIGN                                                                                                              | L                 | Т     | Р      | С    |
|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------|--------|------|
|                                                |                                                                                                                                    | 3                 | 0     | 0      | 3    |
| Course Objectives:                             |                                                                                                                                    |                   |       |        |      |
|                                                | s and methodology of System on chip.                                                                                               |                   |       |        |      |
|                                                | ethodology for logic cores, memory cores and analog cores.                                                                         |                   |       |        |      |
| Learn design validatio                         | n and SOC testing.                                                                                                                 |                   |       |        |      |
| Unit I INTRODUCTION                            |                                                                                                                                    |                   | 0     |        | _    |
|                                                | tion of ASIC Technology - System on chip concepts and methodolo                                                                    | vav.              | 9     | doc    | 0    |
| issues – SoC challenges a                      |                                                                                                                                    | yy <del>-</del> , | 300   | ues    | igii |
| Unit II DESIGN METHOI                          | DOLOGY FOR LOGIC CORES                                                                                                             |                   | 9     | +      | 0    |
| L L                                            | buses - Design process for hard cores - Soft and firm cores - Des                                                                  | ianin             | _     | th ha  |      |
| cores, soft cores - Core and                   |                                                                                                                                    | · 9·····          | 9     |        |      |
| Unit III DESIGN METHO                          | DDOLOGY FOR MEMORY AND ANALOG CORES                                                                                                |                   | 9     | +      | 0    |
| Embedded memories - Simu                       | lation modes - Specification of analog circuits - A to D converter -                                                               | D to /            | A cc  | nver   | ter  |
| - Phase-located loops - High                   |                                                                                                                                    |                   |       |        |      |
| Unit IV DESIGN VALIDA                          | ATION                                                                                                                              |                   | 9     | +      | 0    |
| Core level validation - Test b                 | enches- SoC design validation - Cosimulation - Hardware/software                                                                   | e co-             | verif | icatio | on.  |
|                                                |                                                                                                                                    |                   |       |        |      |
| Unit V SOC TESTING                             |                                                                                                                                    |                   | 9     | +      | 0    |
|                                                | of digital logic cores - Cores with boundary scan - Test method                                                                    | ology             | for   | des    | ign  |
| resuse - Lesting of micropro                   | ocessor cores - Built in self test method.                                                                                         |                   |       |        |      |
|                                                | Total (L                                                                                                                           | +T\=              | 45    | Pario  | hde  |
| Course Outcomes:                               | Total (E                                                                                                                           | • • • •           | 70    | GIIC   | Jus  |
|                                                | rse, the students will be able to:                                                                                                 |                   |       |        |      |
|                                                | oncepts and methodology of System on chip.                                                                                         |                   |       |        |      |
| LI                                             | nethodology for logic cores, memory cores and analog cores.                                                                        |                   |       |        |      |
| CO3 : Design SOC valid                         |                                                                                                                                    |                   |       |        |      |
| CO4 : Test different logic                     |                                                                                                                                    |                   |       |        |      |
| Text Books:                                    |                                                                                                                                    |                   |       |        |      |
|                                                | stem-on-a-chip: Design and Test", Artech House, London, 2000.                                                                      |                   |       |        |      |
|                                                | Charles E Stroud and Nur A Toubq, "System on Chip Test Archited or Testability", Morgan Kaufmann, 2008                             | cture             | S:    |        |      |
| Reference Books:                               | T TOSIGOSINIY , MOTGOT ROGITHATINI, 2000                                                                                           |                   |       |        |      |
|                                                | m A Jullien, "System-on-Chip for Real-Time Applications", Kluwer                                                                   | Acad              | lemi  | С      |      |
| 2. Rajanish K Kamat, S                         | antosh A Shinde, Vinod G Shelake, "Unleesh the System-on-Chip                                                                      | usin              | g FF  | PGA    | 5    |
| and Handle C, Sping                            |                                                                                                                                    |                   |       | ۸.,-   |      |
| 2000                                           | System on Chip Architecture", 2 <sup>nd</sup> Edition, Addison- Wesley Profes                                                      |                   |       |        |      |
|                                                | n of System on a Chip: Devices and Components" Springer 1st Ec                                                                     | lition            | , Jul | y 20   | 04   |
| E-References:                                  |                                                                                                                                    |                   |       |        |      |
| 1 a les 22 - 2 - 2 - 2 - 2 - 2 - 2 - 2 - 2 - 2 |                                                                                                                                    | _                 | _     | _      | _    |
| 1. https://nptel.ac.in/co                      | ourses/108102045/10                                                                                                                |                   |       |        |      |
| 2. https://freevideolec                        | ourses/108102045/10<br>tures.com/course/2341/embedded-systems/10<br>us.com/difference-between-soc-system-on-chip-single-board-comp |                   |       |        |      |